Free delivery for purchases over 1 299 Kč
PPL Parcel Shop 54 Czech Post 74 Balíkovna 49 GLS point 54 Zásilkovna 44 GLS courier 74 PPL courier 99

Design of High-Performance CMOS Voltage-Controlled Oscillators

Language EnglishEnglish
Book Hardback
Book Design of High-Performance CMOS Voltage-Controlled Oscillators Liang Dai
Libristo code: 01417853
Publishers Springer, Berlin, November 2001
Design of High-Performance CMOS Voltage-Controlled Oscillators presents a phase noise modeling frame... Full description
? points 467 b
4 671 včetně DPH
Low in stock at our supplier Shipping in 13-16 days

30-day return policy


You might also be interested in


TOP
Devil Colony James Rollins / Paperback
common.buy 224
LA VECINA DE AL LADO+CD Dolores Villa Vazquez / Paperback
common.buy 207
Phloem Gary A. Thompson / Hardback
common.buy 6 156
Man of Many Minds E Everett Evans / Hardback
common.buy 769
90 Minuten Sudamerika Mark Scheppert / Paperback
common.buy 505
Sport Brands Patrick Bouchet / Paperback
common.buy 1 839
Genderlinguistik Susanne Günthner / Hardback
common.buy 4 134
Agent 327 - Ein Ball für Zwei! Martin Lodewijk / Hardback
common.buy 305
Charge of the Light Brigade Mark Connelly / Paperback
common.buy 781
EDUCAR, PER A QUÈ? JOAN BAUDES / Paperback
common.buy 453
Il giorno prima della felicita Erri De Luca / Paperback
common.buy 294
Prokaryotes Edward F. DeLong / Hardback
common.buy 13 560

Design of High-Performance CMOS Voltage-Controlled Oscillators presents a phase noise modeling framework for CMOS ring oscillators. The analysis considers both linear and nonlinear operation. It indicates that fast rail-to-rail switching has to be achieved to minimize phase noise. Additionally, in conventional design the flicker noise in the bias circuit can potentially dominate the phase noise at low offset frequencies. Therefore, for narrow bandwidth PLLs, noise up conversion for the bias circuits should be minimized. We define the effective Q factor (Qeff) for ring oscillators and predict its increase for CMOS processes with smaller feature sizes. Our phase noise analysis is validated via simulation and measurement results.The digital switching noise coupled through the power supply and substrate is usually the dominant source of clock jitter. Improving the supply and substrate noise immunity of a PLL is a challenging job in hostile environments such as a microprocessor chip where millions of digital gates are present.

About the book

Full name Design of High-Performance CMOS Voltage-Controlled Oscillators
Language English
Binding Book - Hardback
Date of issue 2002
Number of pages 158
EAN 9781402072383
ISBN 1402072384
Libristo code 01417853
Publishers Springer, Berlin
Weight 445
Dimensions 156 x 234 x 12
Give this book today
It's easy
1 Add to cart and choose Deliver as present at the checkout 2 We'll send you a voucher 3 The book will arrive at the recipient's address

Login

Log in to your account. Don't have a Libristo account? Create one now!

 
mandatory
mandatory

Don’t have an account? Discover the benefits of having a Libristo account!

With a Libristo account, you'll have everything under control.

Create a Libristo account