Doprava zdarma se Zásilkovnou nad 1 499 Kč
PPL Parcel Shop 54 Balík do ruky 74 Balíkovna 49 GLS 54 Kurýr GLS 74 Zásilkovna 49 PPL 99

Power Management of Digital Circuits in Deep Sub-Micron CMOS Technologies

Jazyk AngličtinaAngličtina
Kniha Pevná
Kniha Power Management of Digital Circuits in Deep Sub-Micron CMOS Technologies Stephan Henzler
Libristo kód: 01416842
Nakladatelství Springer-Verlag New York Inc., října 2006
In the deep sub-micron regime, the power consumption has become one of the most important issues for... Celý popis
? points 304 b
3 037 včetně DPH
Skladem u dodavatele v malém množství Odesíláme za 13-16 dnů

30 dní na vrácení zboží


Mohlo by vás také zajímat


TOP
Ilium Dan Simmons / Brožovaná
common.buy 257
Dying of Politeness / Brožovaná
common.buy 404
Genetics and Genomics of Populus Stefan Jansson / Pevná
common.buy 6 032
Deeds of Pope Innocent III James M. Powell / Brožovaná
common.buy 996
Psychological Assessment in Clinical Practice Michel Hersen / Brožovaná
common.buy 1 703
Select Apples Mercedes A. Villaman / Brožovaná
common.buy 330
Die Farbe Grün Gisela Linder / Pevná
common.buy 324

In the deep sub-micron regime, the power consumption has become one of the most important issues for competitive design of digital circuits. Due to dramatically increasing leakage currents, the power consumption does not take advantage of technology scaling as before. State-of-art power reduction techniques like the use of multiple supply and threshold voltages, transistor stack forcing and power gating are discussed with respect to implementation and power saving capability. Focus is given especially on technology dependencies, process variations and technology scaling. Design and implementation issues are discussed with respect to the trade-off between power reduction, performance degradation, and system level constraints. A complete top-down design flow is demonstrated for power gating techniques introducing new design methodologies for the switch sizing task and circuit blocks for data-retention and block activation. The leakage reduction ratio and the minimum power-down time are introduced as figures of merit to describe the power gating technique on system level and give a relation to physical circuit parameters. Power Management of Digital Circuits in Deep Sub-Micron CMOS Technologies mainly deals with circuit design but also addresses the interface between circuit and system level design on the one side and between circuit and physical design on the other side.

Darujte tuto knihu ještě dnes
Je to snadné
1 Přidejte knihu do košíku a zvolte doručit jako dárek 2 Obratem vám zašleme poukaz 3 Kniha dorazí na adresu obdarovaného

Přihlášení

Přihlaste se ke svému účtu. Ještě nemáte Libristo účet? Vytvořte si ho nyní!

 
povinné
povinné

Nemáte účet? Získejte výhody Libristo účtu!

Díky Libristo účtu budete mít vše pod kontrolou.

Vytvořit Libristo účet