Doprava zdarma se Zásilkovnou nad 1 499 Kč
PPL Parcel Shop 54 Balík do ruky 74 Balíkovna 49 GLS 54 Kurýr GLS 74 Zásilkovna 49 PPL 99

Modeling of Electrical Overstress in Integrated Circuits

Jazyk AngličtinaAngličtina
Kniha Brožovaná
Kniha Modeling of Electrical Overstress in Integrated Circuits Carlos H. Diaz
Libristo kód: 02186949
Nakladatelství Springer, Berlin, září 2012
Electrical overstress (EOS) and Electrostatic discharge (ESD) pose one of the most dominant threats... Celý popis
? points 467 b
4 671 včetně DPH
Skladem u dodavatele v malém množství Odesíláme za 13-16 dnů

30 dní na vrácení zboží


Mohlo by vás také zajímat


Memoires of Japan 1946 Bernard T Smith / Brožovaná
common.buy 366
Logic with a Probability Semantics Theodore Hailperin / Pevná
common.buy 2 611
Modern Winemaking Philip Jackisch / Pevná
common.buy 1 792
Memoirs of a Woman Charesse Roberts / Brožovaná
common.buy 420

Electrical overstress (EOS) and Electrostatic discharge (ESD) pose one of the most dominant threats to integrated circuits (ICs). These reliability concerns are becoming more serious with the downward scaling of device feature sizes. Modeling of Electrical Overstress in Integrated Circuits presents a comprehensive analysis of EOS/ESD-related failures in I/O protection devices in integrated circuits. §The design of I/O protection circuits has been done in a hit-or-miss way due to the lack of systematic analysis tools and concrete design guidelines. In general, the development of on-chip protection structures is a lengthy expensive iterative process that involves tester design, fabrication, testing and redesign. When the technology is changed, the same process has to be repeated almost entirely. This can be attributed to the lack of efficient CAD tools capable of simulating the device behavior up to the onset of failure which is a 3-D electrothermal problem. For these reasons, it is important to develop and use an adequate measure of the EOS robustness of integrated circuits in order to address the on-chip EOS protection issue. Fundamental understanding of the physical phenomena leading to device failures under ESD/EOS events is needed for the development of device models and CAD tools that can efficiently describe the device behavior up to the onset of thermal failure. §Modeling of Electrical Overstress in Integrated Circuits is for VLSI designers and reliability engineers, particularly those who are working on the development of EOS/ESD analysis tools. CAD engineers working on development of circuit level and device level electrothermal simulators will also benefit from the material covered. This book will also be of interest to researchers and first and second year graduate students working in semiconductor devices and IC reliability fields. §

Informace o knize

Plný název Modeling of Electrical Overstress in Integrated Circuits
Jazyk Angličtina
Vazba Kniha - Brožovaná
Datum vydání 2012
Počet stran 148
EAN 9781461362050
ISBN 1461362059
Libristo kód 02186949
Nakladatelství Springer, Berlin
Váha 284
Rozměry 155 x 235 x 10
Darujte tuto knihu ještě dnes
Je to snadné
1 Přidejte knihu do košíku a zvolte doručit jako dárek 2 Obratem vám zašleme poukaz 3 Kniha dorazí na adresu obdarovaného

Přihlášení

Přihlaste se ke svému účtu. Ještě nemáte Libristo účet? Vytvořte si ho nyní!

 
povinné
povinné

Nemáte účet? Získejte výhody Libristo účtu!

Díky Libristo účtu budete mít vše pod kontrolou.

Vytvořit Libristo účet