Doprava zdarma se Zásilkovnou nad 1 499 Kč
PPL Parcel Shop 54 Balík do ruky 74 Balíkovna 49 GLS 54 Kurýr GLS 74 Zásilkovna 49 PPL 99

High-Speed Clock Network Design

Jazyk AngličtinaAngličtina
Kniha Brožovaná
Kniha High-Speed Clock Network Design Qing K. Zhu
Libristo kód: 01423639
Nakladatelství Springer, Berlin, listopadu 2009
High-Speed Clock Network Design is a collection of design concepts, techniques and research works fr... Celý popis
? points 489 b
4 893 včetně DPH
Skladem u dodavatele Odesíláme za 6-8 dnů

30 dní na vrácení zboží


Mohlo by vás také zajímat


Garfieldova show č.1 Jim Davis / Pevná
common.buy 143
Reducing the Risks for Substance Abuse Raymond P. Daugherty / Brožovaná
common.buy 1 540
Der Gärtner und das schöne Biest Reinhard Rosenau / Brožovaná
common.buy 190
Finanzierung durch die Weltbank. Matthias Mosler / Brožovaná
common.buy 1 379
24er Pekingform Taijiquan by Stefan Wahle Stefan Wahle / Brožovaná
common.buy 411
Kreditrisikotransfer - Fluch oder Segen? Raphael Klein / Brožovaná
common.buy 1 369
Geotechnical Modelling David Muir Wood / Brožovaná
common.buy 2 277
Zwange abschalten mit Quantenenergie Wolfgang Zimmer / Brožovaná
common.buy 297

High-Speed Clock Network Design is a collection of design concepts, techniques and research works from the author for clock distribution in microprocessors and high-performance chips. It is organized in 11 chapters.High-Speed Clock Network Design is a collection of design concepts, techniques and research works from the author for clock distribution in microprocessors and high-performance chips. It is organized in 11 chapters as follows. Chapter 1 provides an overview to the design of clock networks. Chapter 2 specifies the timing requirements in digital design. Chapter 3 shows the circuits of sequential elements including latches and flip-flops. Chapter 4 describes the domino circuits, which need special clock signals. Chapter 5 discusses the phase-locked loop (PLL) and delay-locked loop (DLL), which provide the clock generation and de-skewing for the on-chip clock distribution. Chapter 6 summarizes the clock distribution techniques published in the state-of-the-art microprocessor chips. Chapter 7 describes the CAD flow on the clock network simulation. Chapter 8 gives the research work on low-voltage swing clock distribution. Chapter 9 explores the possibility of placing the global clock tree on the package layers. Chapter 10 shows the algorithms of balanced clock routing and wire sizing for the skew minimization. Chapter 11 shows a commercial CAD tool that deals with clock tree synthesis in the ASIC design flow. The glossary is attached at the end of this book. The clock network design is still a challenging task in most high-speed VLSI chips, since the clock frequency and power consumption requirements are increasingly difficult to meet for multiple clock networks on the chip. Many research works and industry examples will be shown in this area to continually improve the clock distribution networks for future high-performance chips.

Darujte tuto knihu ještě dnes
Je to snadné
1 Přidejte knihu do košíku a zvolte doručit jako dárek 2 Obratem vám zašleme poukaz 3 Kniha dorazí na adresu obdarovaného

Přihlášení

Přihlaste se ke svému účtu. Ještě nemáte Libristo účet? Vytvořte si ho nyní!

 
povinné
povinné

Nemáte účet? Získejte výhody Libristo účtu!

Díky Libristo účtu budete mít vše pod kontrolou.

Vytvořit Libristo účet