Doprava zdarma se Zásilkovnou nad 1 499 Kč
PPL Parcel Shop 54 Balík do ruky 74 Balíkovna 49 GLS 54 Kurýr GLS 74 Zásilkovna 49 PPL 99

Direct Transistor-Level Layout for Digital Blocks

Jazyk AngličtinaAngličtina
Kniha Pevná
Kniha Direct Transistor-Level Layout for Digital Blocks Prakash Gopalakrishnan
Libristo kód: 01418116
Nakladatelství Springer-Verlag New York Inc., června 2004
Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately,... Celý popis
? points 304 b
3 037 včetně DPH
Skladem u dodavatele v malém množství Odesíláme za 13-16 dnů

30 dní na vrácení zboží


Mohlo by vás také zajímat


Nezabiješ Pavel Motejlek / Pevná
common.buy 93
Fantóm Vladimír Kikuš / Pevná
common.buy 177
SketchUp to LayOut Donley Matt / Brožovaná
common.buy 1 171
Cambridge English Worldwide Starter workbook Andrew Littlejohn / Brožovaná
common.buy 233
Drug Allergy Brian A. Baldo / Pevná
common.buy 6 153
Sparrows Denis Summers-Smith / Pevná
common.buy 2 414
300 Prufungsfragen zum Zweiradmechanikermeister Sarastro Gmbh / Brožovaná
common.buy 1 105
Die neue ungarische Civilprozessordnung. Alexander Schmidt / Brožovaná
common.buy 1 588
Fundamentals of Adhesion L.H. Lee / Pevná
common.buy 4 671
Local Heroes in the Global Village David B. Audretsch / Brožovaná
common.buy 3 037
Galaxien Roger J. Tayler / Brožovaná
common.buy 1 676

Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately, the growing demands for transparent process portability, increased performance, and low-level device sizing for timing/power are poorly handled in a fixed cell library. Direct Transistor-Level Layout For Digital Blocks proposes a direct transistor-level layout approach for small blocks of custom digital logic as an alternative that better accommodates demands for device-level flexibility. This approach captures essential shape-level optimizations, yet scales easily to netlists with thousands of devices, and incorporates timing optimization during layout. The key idea is early identification of essential diffusion-merged MOS device groups, and their preservation in an uncommitted geometric form until the very end of detailed placement. Roughly speaking, essential groups are extracted early from the transistor-level netlist, placed globally, optimized locally, and then finally committed each to a specific shape-level form while concurrently optimizing for both density and routability. The essential flaw in prior efforts is an over-reliance on geometric assumptions from large-scale cell-based layout algorithms. Individual transistors may seem simple, but they do not pack as gates do. Algorithms that ignore these shape-level issues suffer the consequences when thousands of devices are poorly packed. The approach described in this book can pack devices much more densely than a typical cell-based layout.Direct Transistor-Level Layout For Digital Blocks is a comprehensive reference work on device-level layout optimization, which will be valuable to CAD tool and circuit designers.

Darujte tuto knihu ještě dnes
Je to snadné
1 Přidejte knihu do košíku a zvolte doručit jako dárek 2 Obratem vám zašleme poukaz 3 Kniha dorazí na adresu obdarovaného

Přihlášení

Přihlaste se ke svému účtu. Ještě nemáte Libristo účet? Vytvořte si ho nyní!

 
povinné
povinné

Nemáte účet? Získejte výhody Libristo účtu!

Díky Libristo účtu budete mít vše pod kontrolou.

Vytvořit Libristo účet