Doprava zdarma se Zásilkovnou nad 1 499 Kč
PPL Parcel Shop 54 Balík do ruky 74 Balíkovna 49 GLS 54 Kurýr GLS 74 Zásilkovna 49 PPL 99

Design of Very High-Frequency Multirate Switched-Capacitor Circuits

Jazyk AngličtinaAngličtina
Kniha Pevná
Kniha Design of Very High-Frequency Multirate Switched-Capacitor Circuits U. Seng-Pan
Libristo kód: 01381376
Nakladatelství Springer-Verlag New York Inc., října 2005
Design of Very High-Frequency Multirate Switched-Capacitor Circuits presents the theory and the corr... Celý popis
? points 304 b
3 037 včetně DPH
Skladem u dodavatele v malém množství Odesíláme za 13-16 dnů

30 dní na vrácení zboží


Mohlo by vás také zajímat


TOP Připravujeme
Focke Wulf FW190 Volume 1: 1938-43 Richard Smith / Pevná
common.buy 1 431
Getting Started with FortiGate Fabrizio Volpe / Brožovaná
common.buy 871
Festigkeitsberechnung Siegfried Schwaigerer / Pevná
common.buy 9 572
Common Interests, Uncommon Goals Vandra Masemann / Pevná
common.buy 4 671
Připravujeme
Mythematics and Extropy Boleslaw Lesmían / Pevná
common.buy 1 143
Germany in Central America Thomas D Schoonover / Brožovaná
common.buy 1 086
Apple Cider Vinegar For Health Britt Brandon / Brožovaná
common.buy 262
Allgemeine bei Locke Rainer Specht / Pevná
common.buy 7 377
Bildung und Sozialordnung. / Brožovaná
common.buy 808

Design of Very High-Frequency Multirate Switched-Capacitor Circuits presents the theory and the corresponding CMOS implementation of the novel multirate sampled-data analog interpolation technique which has its great potential on very high-frequency analog frond-end filtering due to its inherent dual advantage of reducing the speed of data-converters and DSP core together with the specification relaxation of the post continuous-time filtering. This technique completely eliminates the traditional phenomenon of sampled-and-hold frequency-shaping at the lower input sampling rate. Also, in order to tackle physical IC imperfections at very high frequency, the state-of-the-art circuit design and layout techniques for high-speed Switched-Capacitor (SC) circuits are comprehensively discussed:-Optimum circuit architecture tradeoff analysis-Simple speed and power trade-off analysis of active elements-High-order filtering response accuracy with respect to capacitor-ratio mismatches-Time-interleaved effect with respect to gain and offset mismatch-Time-interleaved effect with respect to timing-skew and random jitter with non-uniformly holding-Stage noise analysis and allocation scheme-Substrate and supply noise reduction-Gain-and offset-compensation techniques-High-bandwidth low-power amplifier design and layout-Very low timing-skew multiphase generationTwo tailor-made optimum design examples in CMOS are presented. The first one achieves a 3-stage 8-fold SC interpolating filter with 5.5MHz bandwidth and 108MHz output sampling rate for a NTSC/PAL CCIR 601 digital video at 3 V. Another is a 15-tap 57MHz SC FIR bandpass interpolating filter with 4-fold sampling rate increase to 320MHz and the first-time embedded frequency band up-translation for DDFS system at 2.5V. The corresponding chip prototype achieves so far the highest operating frequency, highest filter order and highest center frequency with highest dynamic range under the lowest supply voltage when compared to the previously reported high-frequency SC filters in CMOS.

Darujte tuto knihu ještě dnes
Je to snadné
1 Přidejte knihu do košíku a zvolte doručit jako dárek 2 Obratem vám zašleme poukaz 3 Kniha dorazí na adresu obdarovaného

Přihlášení

Přihlaste se ke svému účtu. Ještě nemáte Libristo účet? Vytvořte si ho nyní!

 
povinné
povinné

Nemáte účet? Získejte výhody Libristo účtu!

Díky Libristo účtu budete mít vše pod kontrolou.

Vytvořit Libristo účet